forked from nonakap/xnp2
-
Notifications
You must be signed in to change notification settings - Fork 4
/
Copy pathv30patch.cpp
1283 lines (1106 loc) · 25.1 KB
/
v30patch.cpp
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
#include "compiler.h"
#include "cpucore.h"
#include "i286x.h"
#include "i286xadr.h"
#include "i286xs.h"
#include "i286xrep.h"
#include "i286xcts.h"
#include "pccore.h"
#include "bios/bios.h"
#include "iocore.h"
#include "i286x.mcr"
#include "i286xea.mcr"
#include "dmax86.h"
#if defined(ENABLE_TRAP)
#include "trap/steptrap.h"
#endif
typedef struct {
UINT opnum;
I286TBL v30opcode;
} V30PATCH;
static I286TBL v30op[256];
static I286TBL v30op_repne[256];
static I286TBL v30op_repe[256];
static I286TBL v30ope0xf6_xtable[8];
static I286TBL v30ope0xf7_xtable[8];
static const UINT8 rotatebase16[256] =
{0, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15};
static const UINT8 rotatebase09[256] =
{0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2, 3, 4, 5, 6,
7, 8, 9, 1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2, 3, 4,
5, 6, 7, 8, 9, 1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2,
3, 4, 5, 6, 7, 8, 9, 1, 2, 3, 4, 5, 6, 7, 8, 9,
1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2, 3, 4, 5, 6, 7,
8, 9, 1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2, 3, 4, 5,
6, 7, 8, 9, 1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2, 3,
4, 5, 6, 7, 8, 9, 1, 2, 3, 4, 5, 6, 7, 8, 9, 1,
2, 3, 4, 5, 6, 7, 8, 9, 1, 2, 3, 4, 5, 6, 7, 8,
9, 1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2, 3, 4, 5, 6,
7, 8, 9, 1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2, 3, 4,
5, 6, 7, 8, 9, 1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2,
3, 4, 5, 6, 7, 8, 9, 1, 2, 3, 4, 5, 6, 7, 8, 9,
1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2, 3, 4, 5, 6, 7,
8, 9, 1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2, 3, 4, 5,
6, 7, 8, 9, 1, 2, 3, 4, 5, 6, 7, 8, 9, 1, 2, 3};
static const UINT8 rotatebase17[256] =
{0, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16,17, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,
15,16,17, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,
14,15,16,17, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,
13,14,15,16,17, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,
12,13,14,15,16,17, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,
11,12,13,14,15,16,17, 1, 2, 3, 4, 5, 6, 7, 8, 9,
10,11,12,13,14,15,16,17, 1, 2, 3, 4, 5, 6, 7, 8,
9,10,11,12,13,14,15,16,17, 1, 2, 3, 4, 5, 6, 7,
8, 9,10,11,12,13,14,15,16,17, 1, 2, 3, 4, 5, 6,
7, 8, 9,10,11,12,13,14,15,16,17, 1, 2, 3, 4, 5,
6, 7, 8, 9,10,11,12,13,14,15,16,17, 1, 2, 3, 4,
5, 6, 7, 8, 9,10,11,12,13,14,15,16,17, 1, 2, 3,
4, 5, 6, 7, 8, 9,10,11,12,13,14,15,16,17, 1, 2,
3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,16,17, 1,
2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,16,17};
static const UINT8 shiftbase[256] =
{0, 1, 2, 3, 4, 5, 6, 7, 8, 9,10,11,12,13,14,15,
16,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,
17,17,17,17,17,17,17,17,17,17,17,17,17,17,17,17};
I286 v30_reserved(void) {
__asm {
I286CLOCK(2)
GET_NEXTPRE1
ret
}
}
I286 v30pop_ss(void) { // 17: pop ss
__asm {
I286CLOCK(5)
REGPOP(I286_SS)
and eax, 00ffffh
shl eax, 4 // make segreg
mov SS_BASE, eax
mov SS_FIX, eax
cmp i286core.s.prefix, 0 // 00/06/24
je noprefix
call removeprefix
pop eax
noprefix:
movzx ebp, bh
GET_NEXTPRE1
jmp v30op[ebp*4]
}
}
I286 v30segprefix_es(void) { // 26: es:
__asm {
mov eax, ES_BASE
mov DS_FIX, eax
mov SS_FIX, eax
I286PREFIX(v30op)
}
}
I286 v30segprefix_cs(void) { // 2E: cs:
__asm {
mov eax, CS_BASE
mov DS_FIX, eax
mov SS_FIX, eax
I286PREFIX(v30op)
}
}
I286 v30segprefix_ss(void) { // 36: ss:
__asm {
mov eax, SS_BASE
mov DS_FIX, eax
mov SS_FIX, eax
I286PREFIX(v30op)
}
}
I286 v30segprefix_ds(void) { // 3E: ds:
__asm {
mov eax, DS_BASE
mov DS_FIX, eax
mov SS_FIX, eax
I286PREFIX(v30op)
}
}
I286 v30push_sp(void) { // 54: push sp
__asm {
I286CLOCK(3)
GET_NEXTPRE1
sub I286_SP, 2
movzx ecx, I286_SP
mov edx, ecx
add ecx, SS_BASE
jmp i286_memorywrite_w
}
}
I286 v30pop_sp(void) { // 5C: pop sp
__asm {
I286CLOCK(5)
REGPOP(I286_SP)
GET_NEXTPRE1
ret
}
}
I286 v30mov_seg_ea(void) { // 8E: mov segrem, EA
__asm {
movzx eax, bh
mov ebp, eax
shr ebp, 3-1
and ebp, 3*2
cmp al, 0c0h
jc src_memory
I286CLOCK(2)
and eax, 7
mov edi, eax
GET_NEXTPRE2
mov ax, word ptr I286_REG[edi*2]
jmp segset
align 4
src_memory:
I286CLOCK(5)
call p_ea_dst[eax*4]
call i286_memoryread_w
segset:
#if 0
cmp ebp, 1*2 // prefixed cs?
je segsetr
#endif
mov word ptr I286_SEGREG[ebp], ax
and eax, 0000ffffh
shl eax, 4 // make segreg
mov SEG_BASE[ebp*2], eax
sub ebp, 2*2
jc segsetr
mov SS_FIX[ebp*2], eax
je setss
segsetr:ret
align 4
setss: cmp i286core.s.prefix, 0 // 00/05/13
je noprefix
pop eax
call eax // eax<-offset removeprefix
noprefix:
movzx eax, bl
jmp v30op[eax*4]
}
}
I286 v30_pushf(void) { // 9C: pushf
__asm {
GET_NEXTPRE1
I286CLOCK(3)
mov dx, I286_FLAG
or dx, 0f000h
sub I286_SP, 2
movzx ecx, I286_SP
add ecx, SS_BASE
jmp i286_memorywrite_w
}
}
I286 v30_popf(void) { // 9D: popf
__asm {
GET_NEXTPRE1
I286CLOCK(5)
movzx ecx, I286_SP
add ecx, SS_BASE
call i286_memoryread_w
add I286_SP, 2
or ah, 0f0h
mov I286_FLAG, ax
and ah, 3
cmp ah, 3
sete I286_TRAP
I286IRQCHECKTERM
}
}
// ----- reg8
I286 rol_r8_v30(void) {
__asm {
mov cl, rotatebase16[ecx]
rol byte ptr [edx], cl
FLAG_STORE_OC
ret
}
}
I286 ror_r8_v30(void) {
__asm {
mov cl, rotatebase16[ecx]
ror byte ptr [edx], cl
FLAG_STORE_OC
ret
}
}
I286 rcl_r8_v30(void) {
__asm {
mov cl, rotatebase09[ecx]
CFLAG_LOAD
rcl byte ptr [edx], cl
FLAG_STORE_OC
ret
}
}
I286 rcr_r8_v30(void) {
__asm {
mov cl, rotatebase09[ecx]
CFLAG_LOAD
rcr byte ptr [edx], cl
FLAG_STORE_OC
ret
}
}
I286 shl_r8_v30(void) {
__asm {
mov cl, shiftbase[ecx]
shl byte ptr [edx], cl
FLAG_STORE_OF
ret
}
}
I286 shr_r8_v30(void) {
__asm {
mov cl, shiftbase[ecx]
shr byte ptr [edx], cl
FLAG_STORE_OF
ret
}
}
I286 sar_r8_v30(void) {
__asm {
mov cl, shiftbase[ecx]
sar byte ptr [edx], cl
FLAG_STORE0
ret
}
}
static void (*sftreg8v30_table[])(void) = {
rol_r8_v30, ror_r8_v30, rcl_r8_v30, rcr_r8_v30,
shl_r8_v30, shr_r8_v30, shl_r8_v30, sar_r8_v30};
I286 rol_ext8_v30(void) {
__asm {
mov cl, rotatebase16[ecx]
rol dl, cl
FLAG_STORE_OC
mov ecx, ebp
jmp i286_memorywrite
}
}
I286 ror_ext8_v30(void) {
__asm {
mov cl, rotatebase16[ecx]
ror dl, cl
FLAG_STORE_OC
mov ecx, ebp
jmp i286_memorywrite
}
}
I286 rcl_ext8_v30(void) {
__asm {
mov cl, rotatebase09[ecx]
CFLAG_LOAD
rcl dl, cl
FLAG_STORE_OC
mov ecx, ebp
jmp i286_memorywrite
}
}
I286 rcr_ext8_v30(void) {
__asm {
mov cl, rotatebase09[ecx]
CFLAG_LOAD
rcr dl, cl
FLAG_STORE_OC
mov ecx, ebp
jmp i286_memorywrite
}
}
I286 shl_ext8_v30(void) {
__asm {
mov cl, shiftbase[ecx]
shl dl, cl
FLAG_STORE_OF
mov ecx, ebp
jmp i286_memorywrite
}
}
I286 shr_ext8_v30(void) {
__asm {
mov cl, shiftbase[ecx]
shr dl, cl
FLAG_STORE_OF
mov ecx, ebp
jmp i286_memorywrite
}
}
I286 sar_ext8_v30(void) {
__asm {
mov cl, shiftbase[ecx]
sar dl, cl
FLAG_STORE0
mov ecx, ebp
jmp i286_memorywrite
}
}
static void (*sftext8v30_table[])(void) = {
rol_ext8_v30, ror_ext8_v30, rcl_ext8_v30, rcr_ext8_v30,
shl_ext8_v30, shr_ext8_v30, shl_ext8_v30, sar_ext8_v30};
I286 v30shift_ea8_data8(void) { // C0: shift EA8, DATA8
__asm {
movzx eax, bh
mov edi, eax
shr edi, 3-2
and edi, 7*4 // opcode
cmp al, 0c0h
jc memory_eareg8
I286CLOCK(5)
bt ax, 2
rcl eax, 1
and eax, 7
lea edx, I286_REG[eax]
mov ecx, ebx
shr ecx, 16
and ecx, 255
I286CLOCK(ecx)
push ecx
GET_NEXTPRE3
pop ecx
jmp sftreg8v30_table[edi]
align 4
memory_eareg8:
I286CLOCK(8)
call p_ea_dst[eax*4]
cmp ecx, I286_MEMWRITEMAX
jnc extmem_eareg8
lea edx, I286_MEM[ecx]
movzx ecx, bl
I286CLOCK(ecx)
push ecx
GET_NEXTPRE1
pop ecx
jmp sftreg8v30_table[edi]
align 4
extmem_eareg8:
call i286_memoryread
mov ebp, ecx
mov edx, eax
movzx ecx, bl
I286CLOCK(ecx)
push ecx
GET_NEXTPRE1
pop ecx
jmp sftext8v30_table[edi]
}
}
I286 rol_r16_v30(void) {
__asm {
mov cl, rotatebase16[ecx]
rol word ptr [edx], cl
FLAG_STORE_OC
ret
}
}
I286 ror_r16_v30(void) {
__asm {
mov cl, rotatebase16[ecx]
ror word ptr [edx], cl
FLAG_STORE_OC
ret
}
}
I286 rcl_r16_v30(void) {
__asm {
mov cl, rotatebase17[ecx]
CFLAG_LOAD
rcl word ptr [edx], cl
FLAG_STORE_OC
ret
}
}
I286 rcr_r16_v30(void) {
__asm {
mov cl, rotatebase17[ecx]
CFLAG_LOAD
rcr word ptr [edx], cl
FLAG_STORE_OC
ret
}
}
I286 shl_r16_v30(void) {
__asm {
mov cl, shiftbase[ecx]
shl word ptr [edx], cl
FLAG_STORE_OF
ret
}
}
I286 shr_r16_v30(void) {
__asm {
mov cl, shiftbase[ecx]
shr word ptr [edx], cl
FLAG_STORE_OF
ret
}
}
I286 sar_r16_v30(void) {
__asm {
mov cl, shiftbase[ecx]
sar word ptr [edx], cl
FLAG_STORE0
ret
}
}
static void (*sftreg16v30_table[])(void) = {
rol_r16_v30, ror_r16_v30, rcl_r16_v30, rcr_r16_v30,
shl_r16_v30, shr_r16_v30, shl_r16_v30, sar_r16_v30};
I286 rol_ext16_v30(void) {
__asm {
mov cl, rotatebase16[ecx]
rol dx, cl
FLAG_STORE_OC
mov ecx, ebp
jmp i286_memorywrite_w
}
}
I286 ror_ext16_v30(void) {
__asm {
mov cl, rotatebase16[ecx]
ror dx, cl
FLAG_STORE_OC
mov ecx, ebp
jmp i286_memorywrite_w
}
}
I286 rcl_ext16_v30(void) {
__asm {
mov cl, rotatebase17[ecx]
CFLAG_LOAD
rcl dx, cl
FLAG_STORE_OC
mov ecx, ebp
jmp i286_memorywrite_w
}
}
I286 rcr_ext16_v30(void) {
__asm {
mov cl, rotatebase17[ecx]
CFLAG_LOAD
rcr dx, cl
FLAG_STORE_OC
mov ecx, ebp
jmp i286_memorywrite_w
}
}
I286 shl_ext16_v30(void) {
__asm {
mov cl, shiftbase[ecx]
shl dx, cl
FLAG_STORE_OF
mov ecx, ebp
jmp i286_memorywrite_w
}
}
I286 shr_ext16_v30(void) {
__asm {
mov cl, shiftbase[ecx]
shr dx, cl
FLAG_STORE_OF
mov ecx, ebp
jmp i286_memorywrite_w
}
}
I286 sar_ext16_v30(void) {
__asm {
mov cl, shiftbase[ecx]
sar dx, cl
FLAG_STORE0
mov ecx, ebp
jmp i286_memorywrite_w
}
}
static void (*sftext16v30_table[])(void) = {
rol_ext16_v30, ror_ext16_v30, rcl_ext16_v30, rcr_ext16_v30,
shl_ext16_v30, shr_ext16_v30, shl_ext16_v30, sar_ext16_v30};
I286 v30shift_ea16_data8(void) { // C1: shift EA16, DATA8
__asm {
movzx eax, bh
mov edi, eax
shr edi, 3-2
and edi, 7*4 // opcode
cmp al, 0c0h
jc memory_eareg16
and eax, 7
I286CLOCK(5)
lea edx, I286_REG[eax*2]
mov ecx, ebx
shr ecx, 16
and ecx, 255
I286CLOCK(ecx)
push ecx
GET_NEXTPRE3
pop ecx
jmp sftreg16v30_table[edi]
align 4
memory_eareg16:
I286CLOCK(8)
call p_ea_dst[eax*4]
cmp ecx, (I286_MEMWRITEMAX-1)
jnc extmem_eareg16
lea edx, I286_MEM[ecx]
movzx ecx, bl
I286CLOCK(ecx)
push ecx
GET_NEXTPRE1
pop ecx
jmp sftreg16v30_table[edi]
align 4
extmem_eareg16:
call i286_memoryread_w
mov ebp, ecx
mov edx, eax
movzx ecx, bl
I286CLOCK(ecx)
push ecx
GET_NEXTPRE1
pop ecx
jmp sftext16v30_table[edi]
}
}
I286 v30shift_ea8_cl(void) { // D2: shift EA8, cl
__asm {
movzx eax, bh
mov edi, eax
shr edi, 3-2
and edi, 7*4 // opcode
cmp al, 0c0h
jc memory_eareg8
I286CLOCK(5)
bt ax, 2
rcl eax, 1
and eax, 7
lea edx, I286_REG[eax]
GET_NEXTPRE2
movzx ecx, I286_CL
I286CLOCK(ecx)
jmp sftreg8v30_table[edi]
align 4
memory_eareg8:
I286CLOCK(8)
call p_ea_dst[eax*4]
cmp ecx, I286_MEMWRITEMAX
jnc extmem_eareg8
lea edx, I286_MEM[ecx]
movzx ecx, I286_CL
I286CLOCK(ecx)
jmp sftreg8v30_table[edi]
align 4
extmem_eareg8:
call i286_memoryread
mov edx, eax
mov ebp, ecx
movzx ecx, I286_CL
I286CLOCK(ecx)
jmp sftext8v30_table[edi]
}
}
I286 v30shift_ea16_cl(void) { // D3: shift EA16, cl
__asm {
movzx eax, bh
mov edi, eax
shr edi, 3-2
and edi, 7*4 // opcode
cmp al, 0c0h
jc memory_eareg16
I286CLOCK(5)
and eax, 7
lea edx, I286_REG[eax*2]
GET_NEXTPRE2
movzx ecx, I286_CL
I286CLOCK(ecx)
jmp sftreg16v30_table[edi]
align 4
memory_eareg16:
I286CLOCK(8)
call p_ea_dst[eax*4]
cmp ecx, (I286_MEMWRITEMAX-1)
jnc extmem_eareg16
lea edx, I286_MEM[ecx]
movzx ecx, I286_CL
I286CLOCK(ecx)
jmp sftreg16v30_table[edi]
align 4
extmem_eareg16:
call i286_memoryread_w
mov edx, eax
mov ebp, ecx
movzx ecx, I286_CL
I286CLOCK(ecx)
jmp sftext16v30_table[edi]
}
}
I286 v30_aam(void) { // D4: AAM
__asm {
I286CLOCK(16)
mov ax, I286_AX
aam
mov I286_AX, ax
FLAG_STORE
GET_NEXTPRE2
ret
}
}
I286 v30_aad(void) { // D5: AAD
__asm {
I286CLOCK(14)
mov ax, I286_AX
aad
mov I286_AX, ax
FLAG_STORE
GET_NEXTPRE2
ret
}
}
I286 v30_xlat(void) { // D6: XLAT
__asm {
I286CLOCK(5)
movzx ecx, I286_AL
add cx, I286_BX
add ecx, DS_FIX
call i286_memoryread
mov I286_AL, al
GET_NEXTPRE1
ret
}
}
I286 v30_repne(void) { // F2: repne
__asm {
I286PREFIX(v30op_repne)
}
}
I286 v30_repe(void) { // F3: repe
__asm {
I286PREFIX(v30op_repe)
}
}
I286 v30div_ea8(void) { // F6-6: div ea8
__asm {
PREPART_EA8(14)
movzx ebp, byte ptr I286_REG[eax]
GET_NEXTPRE2
jmp divcheck
MEMORY_EA8(17)
movzx ebp, byte ptr I286_MEM[ecx]
jmp divcheck
EXTMEM_EA8
movzx ebp, al
align 4
divcheck: test ebp, ebp
je divovf
mov ax, I286_AX
xor dx, dx
div bp
mov I286_AL, al
mov I286_AH, dl
mov dx, ax
FLAG_STORE_OF
test dh, dh
jne divovf
ret
align 4
divovf: INT_NUM(0)
}
}
I286 v30idiv_ea8(void) { // F6-7 idiv ea8
__asm {
PREPART_EA8(17)
movsx ebp, byte ptr I286_REG[eax]
GET_NEXTPRE2
jmp idivcheck
MEMORY_EA8(20)
movsx ebp, byte ptr I286_MEM[ecx]
jmp idivcheck
EXTMEM_EA8
movsx ebp, al
align 4
idivcheck: test ebp, ebp
je idivovf
mov ax, I286_AX
cwd
idiv bp
mov I286_AL, al
mov I286_AH, dl
mov dx, ax
FLAG_STORE_OF
bt dx, 7
adc dh, 0
jne idivovf
ret
align 4
idivovf: INT_NUM(0)
}
}
I286 v30_ope0xf6(void) { // F6:
__asm {
movzx eax, bh
mov edi, eax
shr edi, 3-2
and edi, 7*4
jmp v30ope0xf6_xtable[edi]
}
}
I286 v30div_ea16(void) { // F7-6: div ea16
__asm {
PREPART_EA16(22)
movzx ebp, word ptr I286_REG[eax*2]
GET_NEXTPRE2
jmp divcheck
MEMORY_EA16(25)
movzx ebp, word ptr I286_MEM[ecx]
jmp divcheck
EXTMEM_EA16
movzx ebp, ax
align 4
divcheck: test ebp, ebp
je divovf
movzx eax, I286_DX
shl eax, 16
mov ax, I286_AX
xor edx, edx
div ebp
mov I286_AX, ax
mov I286_DX, dx
FLAG_STORE_OF
cmp eax, 10000h
jae divovf
ret
align 4
divovf: INT_NUM(0)
}
}
I286 v30idiv_ea16(void) { // F7-7: idiv ea16
__asm {
PREPART_EA16(25)
movsx ebp, word ptr I286_REG[eax*2]
GET_NEXTPRE2
jmp idivcheck
MEMORY_EA16(28)
movsx ebp, word ptr I286_MEM[ecx]
jmp idivcheck
EXTMEM_EA16
cwde
mov ebp, eax
align 4
idivcheck: test ebp, ebp
je idivovf
movzx eax, I286_DX
shl eax, 16
mov ax, I286_AX
cdq
idiv ebp
mov I286_AX, ax
mov I286_DX, dx
mov edx, eax
FLAG_STORE_OF
shr edx, 16
adc dx, 0
jne idivovf
ret
align 4
idivovf: INT_NUM(0)
}
}
I286 v30_ope0xf7(void) { // F7:
__asm {
movzx eax, bh
mov edi, eax
shr edi, 3-2
and edi, 7*4
jmp v30ope0xf7_xtable[edi]
}
}
static const V30PATCH v30patch_op[] = {
{0x17, v30pop_ss}, // 17: pop ss
{0x26, v30segprefix_es}, // 26: es:
{0x2e, v30segprefix_cs}, // 2E: cs:
{0x36, v30segprefix_ss}, // 36: ss:
{0x3e, v30segprefix_ds}, // 3E: ds:
{0x54, v30push_sp}, // 54: push sp
{0x5c, v30pop_sp}, // 5C: pop sp
{0x63, v30_reserved}, // 63: reserved
{0x64, v30_reserved}, // 64: reserved
{0x65, v30_reserved}, // 65: reserved
{0x66, v30_reserved}, // 66: reserved
{0x67, v30_reserved}, // 67: reserved
{0x8e, v30mov_seg_ea}, // 8E: mov segrem, EA
{0x9c, v30_pushf}, // 9C: pushf
{0x9d, v30_popf}, // 9D: popf
{0xc0, v30shift_ea8_data8}, // C0: shift EA8, DATA8
{0xc1, v30shift_ea16_data8}, // C1: shift EA16, DATA8
{0xd2, v30shift_ea8_cl}, // D2: shift EA8, cl
{0xd3, v30shift_ea16_cl}, // D3: shift EA16, cl
{0xd4, v30_aam}, // D4: AAM
{0xd5, v30_aad}, // D5: AAD