-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy paths27_reseed_filter.sv
196 lines (175 loc) · 5.63 KB
/
s27_reseed_filter.sv
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
// vi:set ft=verilog ts=4 sw=4 expandtab ai si:
// [email protected] 20180820
`default_nettype none
`include "./s00_defines.sv"
module ReseedFilter
import BwaMemDefines::*;
(
input wire clk, rst,
input wire bypass,
input wire [POS_W-1 : 0] rs_min_len,
input wire [KLS_W-1 : 0] rs_max_intv,
input wire rs_params_valid,
Axi4StreamIf.slave s_axis_emin,
Axi4StreamIf.master m_axis_emout,
Axi4StreamIf.master m_axis_rsout
);
logic [POS_W-1 : 0] min_len;
logic [KLS_W-1 : 0] max_intv;
always_ff @(posedge clk) begin : proc_rs_params
if(rst) begin
min_len <= 1'b0;
max_intv <= 1'b0;
end
else if(rs_params_valid) begin
min_len <= rs_min_len - 1'b1;
max_intv <= rs_max_intv;
end
end
logic stored;
WorkingMem m_in = s_axis_emin.tdata;
logic last_in;
always_ff @(posedge clk) begin : proc_m_in
if(rst) begin
m_in <= '0;
last_in <= 1'b0;
stored <= 1'b0;
end
else if(s_axis_emin.tvalid & s_axis_emin.tready) begin
m_in <= s_axis_emin.tdata;
last_in <= s_axis_emin.tlast;
stored <= 1'b1;
end
else begin
stored <= 1'b0;
end
end
WorkingMem m;
logic last;
assign m_axis_emout.tdata = m;
assign m_axis_emout.tlast = last;
assign m_axis_emout.tstrb = '1;
assign m_axis_emout.tkeep = '1;
assign m_axis_rsout.tdata = m;
assign m_axis_rsout.tlast = '0;
assign m_axis_rsout.tstrb = '1;
assign m_axis_rsout.tkeep = '1;
always_ff @(posedge clk) begin : proc_m
if(rst) begin
m <= '0;
last <= 1'b0;
end
// else if(s_axis_emin.tvalid & s_axis_emin.tready) begin
// m <= m_in;
// last <= s_axis_emin.tlast;
// end
else if(stored) begin
m <= m_in;
last <= last_in;
end
end
always_comb s_axis_emin.tready = ~stored & ~m_axis_rsout.tvalid & ~m_axis_emout.tvalid;
wire need_reseed = ~bypass && (m_in.j - m_in.i >= min_len && m_in.s <= max_intv);
always_ff @(posedge clk) begin : proc_emout_tvalid
if(rst) begin
m_axis_emout.tvalid <= 1'b0;
end
// else if(s_axis_emin.tvalid & s_axis_emin.tready) begin
// m_axis_emout.tvalid <= 1'b1;
// end
else if(stored) begin
m_axis_emout.tvalid <= 1'b1;
end
else if(m_axis_emout.tvalid & m_axis_emout.tready) begin
m_axis_emout.tvalid <= 1'b0;
end
end
always_ff @(posedge clk) begin : proc_rsout_tvalid
if(rst) begin
m_axis_rsout.tvalid <= 1'b0;
end
// else if(s_axis_emin.tvalid & s_axis_emin.tready & need_reseed) begin
// m_axis_rsout.tvalid <= 1'b1;
// end
else if(stored & need_reseed) begin
m_axis_rsout.tvalid <= 1'b1;
end
else if(m_axis_rsout.tvalid & m_axis_rsout.tready) begin
m_axis_rsout.tvalid <= 1'b0;
end
end
endmodule // ReseedFilter
// module ReseedFilter
// import BwaMemDefines::*;
// (
// input wire clk, rst,
// input wire bypass,
// input wire [POS_W-1 : 0] rs_min_len,
// input wire [KLS_W-1 : 0] rs_max_intv,
// input wire rs_params_valid,
// Axi4StreamIf.slave s_axis_emin,
// Axi4StreamIf.master m_axis_emout,
// Axi4StreamIf.master m_axis_rsout
// );
// logic [POS_W-1 : 0] min_len;
// logic [KLS_W-1 : 0] max_intv;
// always_ff @(posedge clk) begin : proc_rs_params
// if(rst) begin
// min_len <= 1'b0;
// max_intv <= 1'b0;
// end
// else if(rs_params_valid) begin
// min_len <= rs_min_len - 1'b1;
// max_intv <= rs_max_intv;
// end
// end
// logic stored;
// wire WorkingMem m_in = s_axis_emin.tdata;
// WorkingMem m;
// assign m_axis_emout.tdata = m;
// assign m_axis_rsout.tdata = m;
// always_ff @(posedge clk) begin : proc_m
// if(rst) begin
// m <= '0;
// end
// else if(s_axis_emin.tvalid & s_axis_emin.tready) begin
// m <= m_in;
// end
// end
// always_ff @(posedge clk) begin : proc_stored
// if(rst) begin
// stored <= 1'b0;
// end
// else if(s_axis_emin.tvalid & s_axis_emin.tready) begin
// stored <= 1'b1;
// end
// else if(m_axis_emout.tvalid & m_axis_emout.tready
// || m_axis_rsout.tvalid & m_axis_rsout.tready) begin
// stored <= 1'b0;
// end
// end
// always_comb s_axis_emin.tready = ~stored;
// wire need_reseed = ~bypass && (m_in.j - m_in.i >= min_len && m_in.s <= max_intv);
// always_ff @(posedge clk) begin : proc_emout_tvalid
// if(rst) begin
// m_axis_emout.tvalid <= 1'b0;
// end
// else if(s_axis_emin.tvalid & s_axis_emin.tready & ~need_reseed) begin
// m_axis_emout.tvalid <= 1'b1;
// end
// else if(m_axis_emout.tvalid & m_axis_emout.tready) begin
// m_axis_emout.tvalid <= 1'b0;
// end
// end
// always_ff @(posedge clk) begin : proc_rsout_tvalid
// if(rst) begin
// m_axis_rsout.tvalid <= 1'b0;
// end
// else if(s_axis_emin.tvalid & s_axis_emin.tready & need_reseed) begin
// m_axis_rsout.tvalid <= 1'b1;
// end
// else if(m_axis_rsout.tvalid & m_axis_rsout.tready) begin
// m_axis_rsout.tvalid <= 1'b0;
// end
// end
// endmodule // ReseedFilter