@@ -554,12 +554,13 @@ let OtherPredicates = [isGFX10Plus, Has16BitInsts], True16Predicate = NotHasTrue
554
554
defm: Ternary_i16_Pats_gfx9<mul, add, V_MAD_U16_gfx9_e64>;
555
555
} // End OtherPredicates = [isGFX10Plus, Has16BitInsts], True16Predicate = NotHasTrue16BitInsts
556
556
557
- class ThreeOpFragSDAG<SDPatternOperator op1, SDPatternOperator op2> : PatFrag<
557
+ class ThreeOpFragSDAG<SDPatternOperator op1, SDPatternOperator op2, bit op1IsRight = 0 > : PatFrag<
558
558
(ops node:$x, node:$y, node:$z),
559
559
// When the inner operation is used multiple times, selecting 3-op
560
560
// instructions may still be beneficial -- if the other users can be
561
561
// combined similarly. Let's be conservative for now.
562
- (op2 (HasOneUseBinOp<op1> node:$x, node:$y), node:$z),
562
+ !if(op1IsRight, (op2 node:$z, (HasOneUseBinOp<op1> node:$x, node:$y)),
563
+ (op2 (HasOneUseBinOp<op1> node:$x, node:$y), node:$z)),
563
564
[{
564
565
// Only use VALU ops when the result is divergent.
565
566
if (!N->isDivergent())
@@ -586,7 +587,10 @@ class ThreeOpFragSDAG<SDPatternOperator op1, SDPatternOperator op2> : PatFrag<
586
587
let PredicateCodeUsesOperands = 1;
587
588
}
588
589
589
- class ThreeOpFrag<SDPatternOperator op1, SDPatternOperator op2> : ThreeOpFragSDAG<op1, op2> {
590
+ // Matches (op2 (op1 x, y), z) if op1IsRight = 0 and
591
+ // matches (op2 z, (op1, x, y)) if op1IsRight = 1.
592
+ class ThreeOpFrag<SDPatternOperator op1, SDPatternOperator op2,
593
+ bit op1IsRight = 0> : ThreeOpFragSDAG<op1, op2, op1IsRight> {
590
594
// The divergence predicate is irrelevant in GlobalISel, as we have
591
595
// proper register bank checks. We just need to verify the constant
592
596
// bus restriction when all the sources are considered.
@@ -886,12 +890,19 @@ def : GCNPat<
886
890
(DivergentBinFrag<mul> i32:$src0, IsPow2Plus1:$src1),
887
891
(V_LSHL_ADD_U32_e64 i32:$src0, (i32 (Log2_32 imm:$src1)), i32:$src0)>;
888
892
889
- let SubtargetPredicate = HasLshlAddU64Inst in
893
+ let SubtargetPredicate = HasLshlAddU64Inst in {
890
894
def : GCNPat<
891
895
(ThreeOpFrag<shl_0_to_4, add> i64:$src0, i32:$src1, i64:$src2),
892
896
(V_LSHL_ADD_U64_e64 VSrc_b64:$src0, VSrc_b32:$src1, VSrc_b64:$src2)
893
897
>;
894
898
899
+ def : GCNPat <
900
+ // (ptradd z, (shl x, y)) -> ((x << y) + z)
901
+ (ThreeOpFrag<shl_0_to_4, ptradd, /*op1IsRight=*/1> i64:$src0, i32:$src1, i64:$src2),
902
+ (V_LSHL_ADD_U64_e64 VSrc_b64:$src0, VSrc_b32:$src1, VSrc_b64:$src2)
903
+ >;
904
+ } // End SubtargetPredicate = HasLshlAddU64Inst
905
+
895
906
let SubtargetPredicate = HasAddMinMaxInsts in {
896
907
def : ThreeOp_i32_Pats<add, smax, V_ADD_MAX_I32_e64>;
897
908
def : ThreeOp_i32_Pats<add, umax, V_ADD_MAX_U32_e64>;
@@ -967,19 +978,24 @@ multiclass IMAD32_Pats <VOP3_Pseudo inst> {
967
978
968
979
// Handle cases where amdgpu-codegenprepare-mul24 made a mul24 instead of a normal mul.
969
980
// We need to separate this because otherwise OtherPredicates would be overriden.
970
- class IMAD32_Mul24_Pat<VOP3_Pseudo inst>: GCNPat <
971
- (i64 (add (i64 (AMDGPUmul_u24 i32:$src0, i32:$src1)), i64:$src2)),
972
- (inst $src0, $src1, $src2, 0 /* clamp */)
973
- >;
981
+ class IMAD32_Mul24_Pats_Impl<VOP3_Pseudo inst, SDPatternOperator AddOp, bit mulIsRight = 0> : GCNPat <
982
+ !if(mulIsRight, (i64 (AddOp i64:$src2, (i64 (AMDGPUmul_u24 i32:$src0, i32:$src1)))),
983
+ (i64 (AddOp (i64 (AMDGPUmul_u24 i32:$src0, i32:$src1)), i64:$src2))),
984
+ (inst $src0, $src1, $src2, 0 /* clamp */)>;
985
+
986
+ multiclass IMAD32_Mul24_Pats<VOP3_Pseudo inst> {
987
+ def : IMAD32_Mul24_Pats_Impl<inst, add>;
988
+ def : IMAD32_Mul24_Pats_Impl<inst, ptradd, /*mulIsRight=*/1>;
989
+ }
974
990
975
991
// exclude pre-GFX9 where it was slow
976
992
let OtherPredicates = [HasNotMADIntraFwdBug], SubtargetPredicate = isGFX9Plus in {
977
993
defm : IMAD32_Pats<V_MAD_U64_U32_e64>;
978
- def : IMAD32_Mul24_Pat <V_MAD_U64_U32_e64>;
994
+ defm : IMAD32_Mul24_Pats <V_MAD_U64_U32_e64>;
979
995
}
980
996
let OtherPredicates = [HasMADIntraFwdBug], SubtargetPredicate = isGFX11Only in {
981
997
defm : IMAD32_Pats<V_MAD_U64_U32_gfx11_e64>;
982
- def : IMAD32_Mul24_Pat <V_MAD_U64_U32_gfx11_e64>;
998
+ defm : IMAD32_Mul24_Pats <V_MAD_U64_U32_gfx11_e64>;
983
999
}
984
1000
985
1001
def VOP3_PERMLANE_Profile : VOP3_Profile<VOPProfile <[i32, i32, i32, i32]>, VOP3_OPSEL> {
0 commit comments