@@ -484,12 +484,13 @@ let OtherPredicates = [isGFX10Plus, Has16BitInsts], True16Predicate = NotHasTrue
484
484
defm: Ternary_i16_Pats_gfx9<mul, add, V_MAD_U16_gfx9_e64>;
485
485
} // End OtherPredicates = [isGFX10Plus, Has16BitInsts], True16Predicate = NotHasTrue16BitInsts
486
486
487
- class ThreeOpFragSDAG<SDPatternOperator op1, SDPatternOperator op2> : PatFrag<
487
+ class ThreeOpFragSDAG<SDPatternOperator op1, SDPatternOperator op2, bit op1IsRight = 0 > : PatFrag<
488
488
(ops node:$x, node:$y, node:$z),
489
489
// When the inner operation is used multiple times, selecting 3-op
490
490
// instructions may still be beneficial -- if the other users can be
491
491
// combined similarly. Let's be conservative for now.
492
- (op2 (HasOneUseBinOp<op1> node:$x, node:$y), node:$z),
492
+ !if(op1IsRight, (op2 node:$z, (HasOneUseBinOp<op1> node:$x, node:$y)),
493
+ (op2 (HasOneUseBinOp<op1> node:$x, node:$y), node:$z)),
493
494
[{
494
495
// Only use VALU ops when the result is divergent.
495
496
if (!N->isDivergent())
@@ -516,7 +517,10 @@ class ThreeOpFragSDAG<SDPatternOperator op1, SDPatternOperator op2> : PatFrag<
516
517
let PredicateCodeUsesOperands = 1;
517
518
}
518
519
519
- class ThreeOpFrag<SDPatternOperator op1, SDPatternOperator op2> : ThreeOpFragSDAG<op1, op2> {
520
+ // Matches (op2 (op1 x, y), z) if op1IsRight = 0 and
521
+ // matches (op2 z, (op1, x, y)) if op1IsRight = 1.
522
+ class ThreeOpFrag<SDPatternOperator op1, SDPatternOperator op2,
523
+ bit op1IsRight = 0> : ThreeOpFragSDAG<op1, op2, op1IsRight> {
520
524
// The divergence predicate is irrelevant in GlobalISel, as we have
521
525
// proper register bank checks. We just need to verify the constant
522
526
// bus restriction when all the sources are considered.
@@ -748,12 +752,19 @@ def : GCNPat<
748
752
(DivergentBinFrag<mul> i32:$src0, IsPow2Plus1:$src1),
749
753
(V_LSHL_ADD_U32_e64 i32:$src0, (i32 (Log2_32 imm:$src1)), i32:$src0)>;
750
754
751
- let SubtargetPredicate = isGFX940Plus in
755
+ let SubtargetPredicate = isGFX940Plus in {
752
756
def : GCNPat<
753
757
(ThreeOpFrag<shl_0_to_4, add> i64:$src0, i32:$src1, i64:$src2),
754
758
(V_LSHL_ADD_U64_e64 VSrc_b64:$src0, VSrc_b32:$src1, VSrc_b64:$src2)
755
759
>;
756
760
761
+ def : GCNPat <
762
+ // (ptradd z, (shl x, y)) -> ((x << y) + z)
763
+ (ThreeOpFrag<shl_0_to_4, ptradd, /*op1IsRight=*/1> i64:$src0, i32:$src1, i64:$src2),
764
+ (V_LSHL_ADD_U64_e64 VSrc_b64:$src0, VSrc_b32:$src1, VSrc_b64:$src2)
765
+ >;
766
+ } // End SubtargetPredicate = isGFX940Plus
767
+
757
768
def : VOPBinOpClampPat<saddsat, V_ADD_I32_e64, i32>;
758
769
def : VOPBinOpClampPat<ssubsat, V_SUB_I32_e64, i32>;
759
770
@@ -822,19 +833,24 @@ multiclass IMAD32_Pats <VOP3_Pseudo inst> {
822
833
823
834
// Handle cases where amdgpu-codegenprepare-mul24 made a mul24 instead of a normal mul.
824
835
// We need to separate this because otherwise OtherPredicates would be overriden.
825
- class IMAD32_Mul24_Pat<VOP3_Pseudo inst>: GCNPat <
826
- (i64 (add (i64 (AMDGPUmul_u24 i32:$src0, i32:$src1)), i64:$src2)),
827
- (inst $src0, $src1, $src2, 0 /* clamp */)
828
- >;
836
+ class IMAD32_Mul24_Pats_Impl<VOP3_Pseudo inst, SDPatternOperator AddOp, bit mulIsRight = 0> : GCNPat <
837
+ !if(mulIsRight, (i64 (AddOp i64:$src2, (i64 (AMDGPUmul_u24 i32:$src0, i32:$src1)))),
838
+ (i64 (AddOp (i64 (AMDGPUmul_u24 i32:$src0, i32:$src1)), i64:$src2))),
839
+ (inst $src0, $src1, $src2, 0 /* clamp */)>;
840
+
841
+ multiclass IMAD32_Mul24_Pats<VOP3_Pseudo inst> {
842
+ def : IMAD32_Mul24_Pats_Impl<inst, add>;
843
+ def : IMAD32_Mul24_Pats_Impl<inst, ptradd, /*mulIsRight=*/1>;
844
+ }
829
845
830
846
// exclude pre-GFX9 where it was slow
831
847
let OtherPredicates = [HasNotMADIntraFwdBug], SubtargetPredicate = isGFX9Plus in {
832
848
defm : IMAD32_Pats<V_MAD_U64_U32_e64>;
833
- def : IMAD32_Mul24_Pat <V_MAD_U64_U32_e64>;
849
+ defm : IMAD32_Mul24_Pats <V_MAD_U64_U32_e64>;
834
850
}
835
851
let OtherPredicates = [HasMADIntraFwdBug], SubtargetPredicate = isGFX11Only in {
836
852
defm : IMAD32_Pats<V_MAD_U64_U32_gfx11_e64>;
837
- def : IMAD32_Mul24_Pat <V_MAD_U64_U32_gfx11_e64>;
853
+ defm : IMAD32_Mul24_Pats <V_MAD_U64_U32_gfx11_e64>;
838
854
}
839
855
840
856
def VOP3_PERMLANE_Profile : VOP3_Profile<VOPProfile <[i32, i32, i32, i32]>, VOP3_OPSEL> {
0 commit comments