@@ -50,6 +50,8 @@ bool matchUniformityAndLLT(Register Reg, UniformityLLTOpPredicateID UniID,
5050 return MRI.getType (Reg) == LLT::scalar (32 );
5151 case S64:
5252 return MRI.getType (Reg) == LLT::scalar (64 );
53+ case P0:
54+ return MRI.getType (Reg) == LLT::pointer (0 , 64 );
5355 case P1:
5456 return MRI.getType (Reg) == LLT::pointer (1 , 64 );
5557 case P3:
@@ -58,6 +60,8 @@ bool matchUniformityAndLLT(Register Reg, UniformityLLTOpPredicateID UniID,
5860 return MRI.getType (Reg) == LLT::pointer (4 , 64 );
5961 case P5:
6062 return MRI.getType (Reg) == LLT::pointer (5 , 32 );
63+ case V4S32:
64+ return MRI.getType (Reg) == LLT::fixed_vector (4 , 32 );
6165 case B32:
6266 return MRI.getType (Reg).getSizeInBits () == 32 ;
6367 case B64:
@@ -431,16 +435,20 @@ RegBankLegalizeRules::RegBankLegalizeRules(const GCNSubtarget &_ST,
431435 addRulesForGOpcs ({G_XOR, G_OR, G_AND}, StandardB)
432436 .Any ({{UniS1}, {{Sgpr32Trunc}, {Sgpr32AExt, Sgpr32AExt}}})
433437 .Any ({{DivS1}, {{Vcc}, {Vcc, Vcc}}})
438+ .Div (B32, {{VgprB32}, {VgprB32, VgprB32}})
439+ .Uni (B64, {{SgprB64}, {SgprB64, SgprB64}})
434440 .Div (B64, {{VgprB64}, {VgprB64, VgprB64}, SplitTo32});
435441
436442 addRulesForGOpcs ({G_SHL}, Standard)
443+ .Div (S32, {{Vgpr32}, {Vgpr32, Vgpr32}})
437444 .Uni (S64, {{Sgpr64}, {Sgpr64, Sgpr32}})
438445 .Div (S64, {{Vgpr64}, {Vgpr64, Vgpr32}});
439446
440447 // Note: we only write S1 rules for G_IMPLICIT_DEF, G_CONSTANT, G_FCONSTANT
441448 // and G_FREEZE here, rest is trivially regbankselected earlier
442449 addRulesForGOpcs ({G_CONSTANT})
443450 .Any ({{UniS1, _}, {{Sgpr32Trunc}, {None}, UniCstExt}});
451+ addRulesForGOpcs ({G_FREEZE}).Any ({{DivS1}, {{Vcc}, {Vcc}}});
444452
445453 addRulesForGOpcs ({G_ICMP})
446454 .Any ({{UniS1, _, S32}, {{Sgpr32Trunc}, {None, Sgpr32, Sgpr32}}})
@@ -471,6 +479,7 @@ RegBankLegalizeRules::RegBankLegalizeRules(const GCNSubtarget &_ST,
471479
472480 addRulesForGOpcs ({G_ZEXT, G_SEXT})
473481 .Any ({{UniS32, S1}, {{Sgpr32}, {Sgpr32AExtBoolInReg}, UniExtToSel}})
482+ .Any ({{DivS32, S1}, {{Vgpr32}, {Vcc}, VccExtToSel}})
474483 .Any ({{UniS64, S32}, {{Sgpr64}, {Sgpr32}, Ext32To64}})
475484 .Any ({{DivS64, S32}, {{Vgpr64}, {Vgpr32}, Ext32To64}});
476485
@@ -528,6 +537,7 @@ RegBankLegalizeRules::RegBankLegalizeRules(const GCNSubtarget &_ST,
528537 .Any ({{DivB32, DivP1}, {{VgprB32}, {VgprP1}}})
529538 .Any ({{{UniB256, UniP1}, isAlign4 && isUL}, {{SgprB256}, {SgprP1}}})
530539 .Any ({{{UniB512, UniP1}, isAlign4 && isUL}, {{SgprB512}, {SgprP1}}})
540+ .Any ({{{UniB32, UniP1}, !isAlign4 || !isUL}, {{UniInVgprB32}, {SgprP1}}})
531541 .Any ({{{UniB256, UniP1}, !isAlign4 || !isUL}, {{UniInVgprB256}, {VgprP1}, SplitLoad}})
532542 .Any ({{{UniB512, UniP1}, !isAlign4 || !isUL}, {{UniInVgprB512}, {VgprP1}, SplitLoad}})
533543
@@ -556,15 +566,25 @@ RegBankLegalizeRules::RegBankLegalizeRules(const GCNSubtarget &_ST,
556566 // clang-format on
557567
558568 addRulesForGOpcs ({G_AMDGPU_BUFFER_LOAD}, Vector)
569+ .Div (S32, {{Vgpr32}, {SgprV4S32, Vgpr32, Vgpr32, Sgpr32}})
570+ .Uni (S32, {{UniInVgprS32}, {SgprV4S32, Vgpr32, Vgpr32, Sgpr32}})
559571 .Div (V4S32, {{VgprV4S32}, {SgprV4S32, Vgpr32, Vgpr32, Sgpr32}})
560572 .Uni (V4S32, {{UniInVgprV4S32}, {SgprV4S32, Vgpr32, Vgpr32, Sgpr32}});
561573
562574 addRulesForGOpcs ({G_STORE})
575+ .Any ({{S32, P0}, {{}, {Vgpr32, VgprP0}}})
563576 .Any ({{S32, P1}, {{}, {Vgpr32, VgprP1}}})
564577 .Any ({{S64, P1}, {{}, {Vgpr64, VgprP1}}})
565578 .Any ({{V4S32, P1}, {{}, {VgprV4S32, VgprP1}}});
566579
567- addRulesForGOpcs ({G_PTR_ADD}).Any ({{DivP1}, {{VgprP1}, {VgprP1, Vgpr64}}});
580+ addRulesForGOpcs ({G_AMDGPU_BUFFER_STORE})
581+ .Any ({{S32}, {{}, {Vgpr32, SgprV4S32, Vgpr32, Vgpr32, Sgpr32}}});
582+
583+ addRulesForGOpcs ({G_PTR_ADD})
584+ .Any ({{UniP1}, {{SgprP1}, {SgprP1, Sgpr64}}})
585+ .Any ({{DivP1}, {{VgprP1}, {VgprP1, Vgpr64}}});
586+
587+ addRulesForGOpcs ({G_INTTOPTR}).Any ({{UniP4}, {{SgprP4}, {Sgpr64}}});
568588
569589 addRulesForGOpcs ({G_ABS}, Standard).Uni (S16, {{Sgpr32Trunc}, {Sgpr32SExt}});
570590
@@ -585,10 +605,15 @@ RegBankLegalizeRules::RegBankLegalizeRules(const GCNSubtarget &_ST,
585605
586606 using namespace Intrinsic ;
587607
608+ addRulesForIOpcs ({amdgcn_s_getpc}).Any ({{UniS64, _}, {{Sgpr64}, {None}}});
609+
588610 // This is "intrinsic lane mask" it was set to i32/i64 in llvm-ir.
589611 addRulesForIOpcs ({amdgcn_end_cf}).Any ({{_, S32}, {{}, {None, Sgpr32}}});
590612
591613 addRulesForIOpcs ({amdgcn_if_break}, Standard)
592614 .Uni (S32, {{Sgpr32}, {IntrId, Vcc, Sgpr32}});
593615
616+ addRulesForIOpcs ({amdgcn_mbcnt_lo, amdgcn_mbcnt_hi}, Standard)
617+ .Div (S32, {{}, {Vgpr32, None, Vgpr32, Vgpr32}});
618+
594619} // end initialize rules
0 commit comments